1999
DOI: 10.1109/82.752951
|View full text |Cite
|
Sign up to set email alerts
|

Area-efficient architecture for Fast Fourier transform

Abstract: We present an area-efficient parallel architecture that implements the constant-geometry, in-place Fast Fourier Transform. It consists of a specific-purpose processor array interconnected by means of a perfect unshuffle network. For a radix r transform of N = r n data of size D and a column of P = r p processors, each processor has only one local memory of N=rP words of size rD, with only one read port and one write port that, nevertheless, make it possible to read the r inputs of a butterfly and write r inter… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
3
1
1

Citation Types

0
21
0

Year Published

2007
2007
2020
2020

Publication Types

Select...
3
3
1

Relationship

0
7

Authors

Journals

citations
Cited by 33 publications
(21 citation statements)
references
References 11 publications
0
21
0
Order By: Relevance
“…An area-efficient memory scheme has been proposed in [7] to eliminate the spatial-conflict bottleneck without using multi-banked memory for achieving both performance and area advantages. Since the merged-banked memory contains only one address decoder within the memory module, exactly one address generation unit (AGU) is needed for accessing the memory.…”
Section: B Pseudo-banked Memorymentioning
confidence: 99%
See 1 more Smart Citation
“…An area-efficient memory scheme has been proposed in [7] to eliminate the spatial-conflict bottleneck without using multi-banked memory for achieving both performance and area advantages. Since the merged-banked memory contains only one address decoder within the memory module, exactly one address generation unit (AGU) is needed for accessing the memory.…”
Section: B Pseudo-banked Memorymentioning
confidence: 99%
“…al. [7] proposed a merged-banked memory structure that stores r required butterfly data in the same memory entry without requiring multi-banked memory to effectively reduce the area of memory.…”
Section: Introductionmentioning
confidence: 99%
“…1. If large amount of data must be stored, e.g., in long FFTs, memorybased structures [1][2][3] are attractive. For relatively small storage requirements, however, register-based structures are better alternatives, and thus, they are considered in this paper.…”
Section: Introductionmentioning
confidence: 99%
“…An ASSP can compromise advantages of custom ASIC chips and general DSP chips [3][4][5][6][7][8]. In other words, an ASSP can adopt high performance and low power of ASIC chips and flexibility of DSP chips.…”
Section: Introductionmentioning
confidence: 99%