ExperimentalIn the presented work we demonstrate an efficient way to improve the balance between performance and reliability in the case that microprocessor speed is limited by a pMOS dominated speed path. It is shown that with differential targeted, thicker pMOS gate oxide thickness (TOX), realized by the selective control of nMOS and pMOS GOX, pMOS degradation in terms of HCI and NBTI can be effectively reduced at tolerable loss of initial product frequency. Fast Wafer Level Reliability (fWLR) techniques are used as an effective tool to quickly characterize the thickness dependence of the degradation components. Product wearout experiments confirm that less product frequency degradation is observed with a thicker P-TOX, which is in agreement with the degradation of ringoscillator frequency as well, stressed in parallel to the product.
scite is a Brooklyn-based organization that helps researchers better discover and understand research articles through Smart Citations–citations that display the context of the citation and describe whether the article provides supporting or contrasting evidence. scite is used by students and researchers from around the world and is funded in part by the National Science Foundation and the National Institute on Drug Abuse of the National Institutes of Health.