2006
DOI: 10.1063/1.2358812
|View full text |Cite
|
Sign up to set email alerts
|

Simple and controlled single electron transistor based on doping modulation in silicon nanowires

Abstract: A simple and highly reproducible single electron transistor (SET) has been fabricated using gated silicon nanowires. The structure is a metal-oxide-semiconductor field-effect transistor made on silicon-on-insulator thin films. The channel of the transistor is the Coulomb island at low temperature. Two silicon nitride spacers deposited on each side of the gate create a modulation of doping along the nanowire that creates tunnel barriers. Such barriers are fixed and controlled, like in metallic SETs. The period … Show more

Help me understand this report
View preprint versions

Search citation statements

Order By: Relevance

Paper Sections

Select...
2
1
1

Citation Types

3
89
1

Year Published

2008
2008
2020
2020

Publication Types

Select...
6
1
1

Relationship

1
7

Authors

Journals

citations
Cited by 92 publications
(93 citation statements)
references
References 26 publications
(26 reference statements)
3
89
1
Order By: Relevance
“…Moreover we notice that there is no significant shift between the threshold voltage obtained at T =300 K (∌ -40 mV calculated as the maximum of the second derivative of the drain current with respect to the gate voltage, see inset of Figure 2b) and the gate voltage position of the first Coulomb peak at low temperature (V g = 40 mV), taking into account the thermal broadening at T =300 K. The presented samples are smaller than similar samples previously studied (L,W =30-40 nm, [10] and [17]). The silicon thickness (T Si =10 nm) and the spacer length (11 nm) have been scaled down accordingly to obtain a good trade-off between the first electron orbital-electrodes coupling and a large Coulomb energy.…”
Section: Quantum Transport Experimental Resultsmentioning
confidence: 72%
See 2 more Smart Citations
“…Moreover we notice that there is no significant shift between the threshold voltage obtained at T =300 K (∌ -40 mV calculated as the maximum of the second derivative of the drain current with respect to the gate voltage, see inset of Figure 2b) and the gate voltage position of the first Coulomb peak at low temperature (V g = 40 mV), taking into account the thermal broadening at T =300 K. The presented samples are smaller than similar samples previously studied (L,W =30-40 nm, [10] and [17]). The silicon thickness (T Si =10 nm) and the spacer length (11 nm) have been scaled down accordingly to obtain a good trade-off between the first electron orbital-electrodes coupling and a large Coulomb energy.…”
Section: Quantum Transport Experimental Resultsmentioning
confidence: 72%
“…the transistor's channel is separated from the source and drain by the small low-doped region below the spacers. This non-overlapped geometry is responsible for the SET behavior [10]. Figure 1a shows a transmission electron micrograph of a tri-sided gate nanowire MOSSET coming from a wafer used for the morphological characterization with channel thickness T Si =17 nm, oxide thickness T ox =4 nm and gate length L g =22 nm realized with a process identical to the samples reported throughout the text.…”
Section: Fabrication Of the Devicesmentioning
confidence: 99%
See 1 more Smart Citation
“…The corresponding potential fluctuations can result in localization on short length scales, and thus multiple dots connected in series. Nearly all reports so far have been on Si quantum dots greater than 50 nm, e.g., in Si metal oxide semiconductor field effect transistors, [4][5][6] silicon-on-insulator structures, [1][2][3]7 and Si/SiGe heterostructures. 8,9 In these three systems excited states have been observed only recently.…”
Section: Introductionmentioning
confidence: 99%
“…This is followed by the undoped, square Si (001) channel of thickness 12 nm, which is achieved by etching down the SOI substrate prior to gate stack deposition. Each top-gate wraps around two faces of the intrinsic channel and is separated from the other top-gates by the Si 3 N 4 spacers and from the channel by 5 nm of SiO 2 [15]. A quantum dot can be created under each gate at the top-most corners of the channel due to the so-called corner effect [10,11,16].…”
mentioning
confidence: 99%