2011 International Electron Devices Meeting 2011
DOI: 10.1109/iedm.2011.6131512
|View full text |Cite
|
Sign up to set email alerts
|

High performance 300mm backside illumination technology for continuous pixel shrinkage

Abstract: Backside Illumination (BSI) sensor with excellent optical performance has become the main-stream CMOS image sensor process. This work addressed the key factors and issues for 300mm BSI technology, including wafer distortion, silicon thickness variation, backside junction formation and dielectric film structure, thermal annealing and so on. It is demonstrated that with the optimized key process, a high performance 0.9um BSI pixel with low noise can be fabricated.

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2
1
1

Citation Types

0
4
0

Year Published

2012
2012
2020
2020

Publication Types

Select...
5
3

Relationship

0
8

Authors

Journals

citations
Cited by 14 publications
(4 citation statements)
references
References 4 publications
0
4
0
Order By: Relevance
“…Backside illumination technology has been developed and has enabled drastic S/N improvement [ 5 , 6 ]. Stacked CMOS image sensor (CIS) chips enable a more flexible manufacturing process dedicated to image sensors [ 7 ].…”
Section: Introductionmentioning
confidence: 99%
“…Backside illumination technology has been developed and has enabled drastic S/N improvement [ 5 , 6 ]. Stacked CMOS image sensor (CIS) chips enable a more flexible manufacturing process dedicated to image sensors [ 7 ].…”
Section: Introductionmentioning
confidence: 99%
“…The top-tier wafer is thinned down to the target thickness, less than 3 µm, which is a very challenging task for 300 mm bulk silicon wafer based technology. The process includes chemical and mechanical etching, whereas epi-wafer quality and thin-down flow have been optimized, with a final thickness tolerance of less than 3% [9]. In addition, the defects induced by etching, which can degrade and even suppress SPAD operation, have been reduced by more than 10 times with this optimization process.…”
Section: Back-illuminated 3d-stacked Spadmentioning
confidence: 99%
“…In addition, a DCR of 55.4 cps/µm 2 and a jitter of 107 ps full width at half maximum (FWHM) at 2.5 V excess bias voltage are achieved, the lowest ever reported in a backilluminated 3D-stacked CMOS technology. This performance was reached through optimized 3D-stacking, with a tight control of damage, improved doping profiles, and an especially designed optical stack [9]- [11]. This performance was achieved through careful analysis of the devices via extensive TCAD [5] and JSSC'15 [6], (b) IEDM'16 [7].…”
Section: Introductionmentioning
confidence: 99%
“…An example of an image from a scalable pixel direct bond BSI 3 Mpixel with 1.4 micron pixels CMOS image sensor, wafer bonded and thinned at Ziptronix and designed and tested at Silicon File is given in Figure 2. Pixel scaling down to 0.9 microns using 300mm direct wafer bonding has been demonstrated (22) and Sony has licensed direct bond technology for BSI applications from Ziptronix, Inc. (23).…”
Section: Backside Illuminated (Bsi) Cmos Image Sensorsmentioning
confidence: 99%