56th Electronic Components and Technology Conference 2006
DOI: 10.1109/ectc.2006.1645744
|View full text |Cite
|
Sign up to set email alerts
|

Dual-Mode Electrical-Optical Flip-Chip I/O Interconnects and a Compatible Probe Substrate for Wafer-Level Testing

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Publication Types

Select...
2
1

Relationship

0
3

Authors

Journals

citations
Cited by 3 publications
(1 citation statement)
references
References 23 publications
0
1
0
Order By: Relevance
“…In this approach, polymer pins are each used to provide two (dual) interconnect functions between the chip and package substrate. Sidewall metallized optical and fluidic pins are used to provide electrical-optical [19] and electricalfluidic interconnections, respectively. SEM images of such I/0 interconnects are shown in Figure 5 and Figure 6.…”
Section: Trimodal I/o Interconnect Configurationsmentioning
confidence: 99%
“…In this approach, polymer pins are each used to provide two (dual) interconnect functions between the chip and package substrate. Sidewall metallized optical and fluidic pins are used to provide electrical-optical [19] and electricalfluidic interconnections, respectively. SEM images of such I/0 interconnects are shown in Figure 5 and Figure 6.…”
Section: Trimodal I/o Interconnect Configurationsmentioning
confidence: 99%