2007
DOI: 10.1109/led.2007.891263
|View full text |Cite
|
Sign up to set email alerts
|

Direct Measurement of Top and Sidewall Interface Trap Density in SOI FinFETs

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2
1
1
1

Citation Types

11
61
0
1

Year Published

2011
2011
2024
2024

Publication Types

Select...
5
1

Relationship

0
6

Authors

Journals

citations
Cited by 98 publications
(73 citation statements)
references
References 8 publications
11
61
0
1
Order By: Relevance
“…The D it values compare quite well with the experimental D it values presented in Ref. [15] and also shown in Table II. As expected the D it value for FinFET E (with [110] channel and (110) sidewalls) is higher than FinFET B ([100] channel with (100) sidewalls).…”
Section: Dit Using S: Methods Isupporting
confidence: 87%
See 4 more Smart Citations
“…The D it values compare quite well with the experimental D it values presented in Ref. [15] and also shown in Table II. As expected the D it value for FinFET E (with [110] channel and (110) sidewalls) is higher than FinFET B ([100] channel with (100) sidewalls).…”
Section: Dit Using S: Methods Isupporting
confidence: 87%
“…In the results section it will be further shown that also the theoretical E b value can over estimate the experimental E b value. These mismatches can be attributed to the presence of traps at the oxide-channel interface of multi-gate FETs where these traps can enhance the Electrostatic-static screening and suppress the action of the gate on the channel [6,7,15,16]. This simple idea is a powerful tool used for the estimation of interface trap density (D it ) in these undoped Si n-FinFETs.…”
Section: Trap Extraction Methodsmentioning
confidence: 99%
See 3 more Smart Citations