2008
DOI: 10.1109/ted.2007.912996
|View full text |Cite
|
Sign up to set email alerts
|

Device Design and Optimization Considerations for Bulk FinFETs

Abstract: Abstract-Fabrication of FinFETs using bulk CMOS instead of silicon on insulator (SOI) technology is of utmost interest as it reduces the process costs. Using well-calibrated device models and 3-D mixed mode simulations, we show that bulk FinFETs can be optimized with identical performances as that of SOI FinFETs. Optimized bulk FinFETs are compared with the corresponding SOI FinFETs for a range of technology nodes using an extensive simulation and design methodology. Further, we extend the concept of body dopi… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2
1
1
1

Citation Types

0
27
0

Year Published

2010
2010
2021
2021

Publication Types

Select...
7
1

Relationship

0
8

Authors

Journals

citations
Cited by 58 publications
(27 citation statements)
references
References 17 publications
0
27
0
Order By: Relevance
“…To control short channel effects (SCEs) following doping profiles are studied in our work: Subthreshold slope of profile reported in [14] is 78 mV/Decade and DIBL of device is 46 mV/decade which is a significant improvement over uniform low channel doping as discussed earlier.…”
Section: Non Uniform Channel Doping Of Bulk Finfetmentioning
confidence: 97%
See 2 more Smart Citations
“…To control short channel effects (SCEs) following doping profiles are studied in our work: Subthreshold slope of profile reported in [14] is 78 mV/Decade and DIBL of device is 46 mV/decade which is a significant improvement over uniform low channel doping as discussed earlier.…”
Section: Non Uniform Channel Doping Of Bulk Finfetmentioning
confidence: 97%
“…As a result the drain and source depletion regions will become smaller and will not establish a parasitic current path. In this section of work, Bulk FinFET with heavy body doping (punch through stopper doping) [14] simulated for optimum value of doping. Since a higher bulk doping increases the subthreshold swing at the same time, this method is not the most efficient one to reduce drain-source leakage.…”
Section: Heavily Doped Bulk Finfetmentioning
confidence: 99%
See 1 more Smart Citation
“…The mobility models also include mobility degradation due to scattering and high lateral and perpendicular electric fields. Additional steps to calibrate the Sentaurus tools for a completely accurate simulation of FinFETs are discussed in [26]. The results of simulations are compared with UFDG in Fig.…”
Section: Characteristics Of Low and High-v Th Devicesmentioning
confidence: 99%
“…3-D MOSFET structures, such as double-gate (DG) and triple-gate (TG) FinFETs, provide not only superior immunity to SCEs, the ideal subthreshold slope, and the higher drive current but also the compatibility with conventional CMOS process technology [2]. Although the research on 3-D transistors has been recently in active progress, most design guidelines for device parameters have been focused on the DC characteristics including SCEs or the drive current [3,4] and the hot carrier reliability [5]. In nanoscale digital VLSI circuits, on the other hand, it is worthwhile to elaborately control both the parasitic capacitance and capacitive coupling between the input and the output in order to estimate the influence on the circuit performance [6].…”
Section: Introductionmentioning
confidence: 99%