2009
DOI: 10.1007/s10470-009-9344-4
|View full text |Cite
|
Sign up to set email alerts
|

An area and power optimization technique for CMOS bandgap voltage references

Abstract: This article explores the main tradeoffs in design of power and area efficient bandgap voltage reference (BGR) circuits. A structural design methodology for optimizing the silicon area and power dissipation of CMOS BGRs will be introduced. For this purpose, basic equations of the bandgap circuit have been adapted such that can simply be applied in the optimization process. To improve the reliability of the designed circuit, the effect of amplifier offset has been also included in the optimization process. It i… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2011
2011
2017
2017

Publication Types

Select...
5

Relationship

0
5

Authors

Journals

citations
Cited by 8 publications
references
References 15 publications
0
0
0
Order By: Relevance