1982
DOI: 10.1109/jssc.1982.1051837
|View full text |Cite
|
Sign up to set email alerts
|

64 bit monolithic floating point processors

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2
1

Citation Types

0
3
0

Year Published

1983
1983
2018
2018

Publication Types

Select...
4
3
1

Relationship

0
8

Authors

Journals

citations
Cited by 23 publications
(3 citation statements)
references
References 6 publications
0
3
0
Order By: Relevance
“…It uses short wires that go from one full adder to adjacent full adders horizontally, vertically or diagonally. [4] In array multiplier, consider two binary numbers A and B, of m and n bits. There are mn summands that are produced in parallel by a set of mn AND gates.…”
Section: Array Multipliermentioning
confidence: 99%
“…It uses short wires that go from one full adder to adjacent full adders horizontally, vertically or diagonally. [4] In array multiplier, consider two binary numbers A and B, of m and n bits. There are mn summands that are produced in parallel by a set of mn AND gates.…”
Section: Array Multipliermentioning
confidence: 99%
“…3. It uses short wires that go from one full adder to adjacent full adders horizontally, vertically or diagonally [3] . …”
Section: Array Multiplicationmentioning
confidence: 99%
“…A comparison of the hardware requirements for shiftand-add parallel array multiplier and modified Booth parallel multiplier [5,6] is given in Table 11. Carry propagation is an important factor in the design of parallel multipliers.…”
Section: Table I Modified Booth Multiplication Schemementioning
confidence: 99%