Automotive and consumer multi-channel 24b audio systems have demanded low-cost digital-to-analog converters (DACs) which offer wide dynamic range, high linearity, small die size, and low power consumption such that the system can be housed in a small low-cost plastic package. Several 120dB SNR audio ΔΣ DACs have been reported using either switched-capacitor or continuous-time techniques [1][2][3]. This paper presents a continuous time (CT) area-optimized multibit DAC which achieves 120dB SNR and 100dB THD+N at 21.5mW/channel. This performance is achieved by using a new 3-level rotational data shuffling scheme which achieves small area and low digital activity at low signal level, and by applying low-power low-noise analog techniques.Assuming a thermal resistance of 42.3°C/W (typical low-cost LQFP) and a maximum junction temperature of 150°C, a 16 channel DAC would need to have a power consumption of less than 36.9mW/channel for an operational temperature of 125°C. This limit is more stringent than that of any of the previously reported high-end DACs [1-3]. High performance and low power are enabled in the present design by using both architectural-and circuit-level considerations. The first architecture-level consideration is choosing a CT approach so that the analog section of the DAC is less prone to pick up on-chip digital noise. Second, a 2 nd -order 8b modulator is used to reduce clock jitter requirements and to achieve low out-of-band noise. Third, a 3-level rotational dynamic element matching (DEM) scheme is introduced which achieves better SNR performance and lower power consumption than that of previously presented work [4]. Fourth, a signed-magnitude approach is taken at the boundary between the digital and the analog domains such that combined with the 3-level rotational DEM technique would ensure the digital activities at the boundary are proportional to the input signal amplitude which reduces digital coupling effects at low input levels. This approach would also reduce the operational power. At the circuit level the key considerations are the power, noise, and area tradeoffs of the DAC output stage, design of the 3-level current sources (I-DACs) for reduced elementto-element mismatch, and of low-noise voltage reference generators. Figure 27.7.1 shows the block diagram of one channel of the DAC. Digital audio is received at the input by a serial audio interface capable of receiving all standard audio formats. The signal is then passed to a 4× interpolation filter that uses canonical signed-digit arithmetic for low power consumption. The filter also performs volume control and de-emphasis functions. The filter engine output is then further interpolated to 128× via a linear interpolation, and is then presented to the 2 nd -order 8b modulator. For area and power considerations a noise-shaped segmentation technique is used, to split the 8b modulator data into a 4b word with a weight of 16×, and a pair of 3b words with weights of 4× and 1×, respectively. The gain errors between the weighted segments are 1...
scite is a Brooklyn-based organization that helps researchers better discover and understand research articles through Smart Citations–citations that display the context of the citation and describe whether the article provides supporting or contrasting evidence. scite is used by students and researchers from around the world and is funded in part by the National Science Foundation and the National Institute on Drug Abuse of the National Institutes of Health.
hi@scite.ai
10624 S. Eastern Ave., Ste. A-614
Henderson, NV 89052, USA
Copyright © 2024 scite LLC. All rights reserved.
Made with 💙 for researchers
Part of the Research Solutions Family.