2007 European Microwave Conference 2007
DOI: 10.1109/eumc.2007.4405390
|View full text |Cite
|
Sign up to set email alerts
|

Zero-temperature-coefficient biasing point of 2.4-GHz LNA in PD SOI CMOS technology

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2
1
1
1

Citation Types

0
12
0

Year Published

2008
2008
2020
2020

Publication Types

Select...
6
2

Relationship

1
7

Authors

Journals

citations
Cited by 10 publications
(12 citation statements)
references
References 6 publications
0
12
0
Order By: Relevance
“…Now using the assumption α μ ≈ -2 [19] along with Eq. 10and 5, a simple expression for the ZTC gate-bulk voltage (V GZ -related to i fz ) is found (11) Eq. (11) presents the same result already derived from the strong inversion quadratic model in Eq.…”
Section: A Mosfet Bias Ztc Conditionmentioning
confidence: 99%
See 1 more Smart Citation
“…Now using the assumption α μ ≈ -2 [19] along with Eq. 10and 5, a simple expression for the ZTC gate-bulk voltage (V GZ -related to i fz ) is found (11) Eq. (11) presents the same result already derived from the strong inversion quadratic model in Eq.…”
Section: A Mosfet Bias Ztc Conditionmentioning
confidence: 99%
“…Usually, the temperature sensitivity is not considered in these designs and often is not even measured (in some works the tem-perature sensitivity is implicitly analyzed in the corner PVT simulation). Among those few CMOS RF thermal-care designs, it is the work published in [11], at which the high temperature effects on the LNA gain and on the Partially Depleted Silicon-on-Insulator (PD-SOI) transistors were observed and investigated in order to analyze the LNA behavior versus temperature. This work uses the GZTC condition as bias point but there is no any kind of modeling explaining how the sizing has been made.…”
Section: Introductionmentioning
confidence: 99%
“…Regarding high temperature LNAs, [8] details a fully integrated 130-nm SOI CMOS 2.4 GHz LNA with temperature compensation from 25°C to 200°C. The LNA uses a cascode inductive degeneration topology and zero temperature coefficient transconductance (ZTC gm ) bias point.…”
Section: B Existing High Temperature and Gan Lnasmentioning
confidence: 99%
“…For gate voltages lower than ZTC, the decrease of threshold voltage is dominant, as a matter of fact drain current increases with temperature, while for gate voltages higher than ZTC, the mobility degradation predominates and drain current decreases with temperature. The ZTC is a very important bias point for analog designers as it corresponds to a gate voltage at which the device DC performance remains constant with temperature [19], [23], [24].…”
Section: Ztc Bias Pointmentioning
confidence: 99%