2011
DOI: 10.1155/2011/756561
|View full text |Cite
|
Sign up to set email alerts
|

Weighted Transition Based Reordering, Columnwise Bit Filling, and Difference Vector: A Power-Aware Test Data Compression Method

Abstract: Test data compression is the major issues for the external testing of IP core-based SoC. From a large pool of diverse available techniques for compression, run length-based schemes are most appropriate for IP cores. To improve the compression and to reduce the test power, the test data processing schemes like "don't care bit filling" and "reordering" which do not require any modification in internal structure and do not demand use of any test development tool can be used for SoC-containing IP cores with hidden… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
3
1
1

Citation Types

0
10
0

Year Published

2011
2011
2021
2021

Publication Types

Select...
3
2
1

Relationship

0
6

Authors

Journals

citations
Cited by 7 publications
(10 citation statements)
references
References 27 publications
0
10
0
Order By: Relevance
“…The Indexing and Encoding, and hence the final V -F code word, is obtained, as was explained by the example. The amount of compression using the V -F codes can be computed as follows, as was given in [13]: CR%= (TD-TE/TD)*100…”
Section: Exploitation Of Redundancy For V-f Codesmentioning
confidence: 99%
“…The Indexing and Encoding, and hence the final V -F code word, is obtained, as was explained by the example. The amount of compression using the V -F codes can be computed as follows, as was given in [13]: CR%= (TD-TE/TD)*100…”
Section: Exploitation Of Redundancy For V-f Codesmentioning
confidence: 99%
“…These techniques can be applied during external testing or deterministic BIST. Weighted transition based reordering was proposed in [5]. One such scheme [25] reorders the scan cells such that the test sequence shifted in has the minimum switching activity during test application.…”
Section: Ordering Algorithmsmentioning
confidence: 99%
“…Another major problem faced in system-on-chip (SOC) test integration is test power. Built-in self-test (BIST), [4][5][6] methodology reduces the need for expensive automatic test equipment (ATE). Though numerous methods are presented in literature so far, there are only few methods that handle both the issues of increased data volume and power dissipation simultaneously during testing.…”
Section: Introductionmentioning
confidence: 99%
See 1 more Smart Citation
“…Among such various test data compression method like broadcast scan based methods, linear decompression based methods and the code based methods, the code based compression method finds the most suitable for IP cores where the internal architecture of core is hidden from system Integrator. [9].…”
Section: Introductionmentioning
confidence: 99%