2014 51st ACM/EDAC/IEEE Design Automation Conference (DAC) 2014
DOI: 10.1109/dac.2014.6881492
|View full text |Cite
|
Sign up to set email alerts
|

Parasitic-aware sizing and detailed routing for binary-weighted capacitors in charge-scaling DAC

Abstract: Capacitor sizing is a crucial step when designing a chargescaling digital-to-analog converter. Larger capacitor size can achieve better circuit accuracy and performance due to less impact from random, systematic, and parasitic mismatch. However, it also results in much larger chip area and even more power consumption. In addition to minimizing random and systematic mismatch during common-centroid capacitor placement, this paper presents the first problem formulation in the literature which simultaneously consi… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2015
2015
2023
2023

Publication Types

Select...
4
1

Relationship

0
5

Authors

Journals

citations
Cited by 9 publications
references
References 13 publications
0
0
0
Order By: Relevance