Metrology, Inspection, and Process Control XXXVII 2023
DOI: 10.1117/12.2654679
|View full text |Cite
|
Sign up to set email alerts
|

Overlay performance in permanent bonded wafer integration schemes

Abstract: Several next generation integration schemes – e.g. for 3D stacked transistors, backside power distribution, and advanced packaging involve permanent wafer bonding steps and drive to sub-10nm overlay requirements post bonding. Distortion during wafer bonding is a major determinant of best achievable overlay between post to pre bonding lithography layers. Here, we investigate correlations between wafer bonding process and post bonding overlay performance through a combination of experiment and modelling. We use … Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2023
2023
2024
2024

Publication Types

Select...
2

Relationship

0
2

Authors

Journals

citations
Cited by 2 publications
references
References 7 publications
(8 reference statements)
0
0
0
Order By: Relevance