2006
DOI: 10.1155/asp/2006/28636
|View full text |Cite
|
Sign up to set email alerts
|

Macrocell Builder: IP-Block-Based Design Environment for High-Throughput VLSI Dedicated Digital Signal Processing Systems

Abstract: We propose an efficient IP-block-based design environment for high-throughput VLSI systems. The flow generates SystemC register-transfer-level (RTL) architecture, starting from a Matlab functional model described as a netlist of functional IP. The refinement model inserts automatically control structures to manage delays induced by the use of RTL IPs. It also inserts a control structure to coordinate the execution of parallel clocked IP. The delays may be managed by registers or by counters included in the con… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1
1

Citation Types

0
2
0

Year Published

2007
2007
2009
2009

Publication Types

Select...
2
2

Relationship

0
4

Authors

Journals

citations
Cited by 4 publications
(2 citation statements)
references
References 26 publications
0
2
0
Order By: Relevance
“…IP block based tools provide parameterizable IP libraries for common DSP functions and corresponding hardware library to which these behavioral functions can be directly mapped. For example, in [6], [7], the authors use an IP block based design environment to generate SystemC based architecture specifications, starting from a netlist of functional modules described in MATLAB. A similar methodology is presented in [1] for multiprocessor system-on-chips (MPSoC) target architectures.…”
Section: High Level Synthesis Flowmentioning
confidence: 99%
“…IP block based tools provide parameterizable IP libraries for common DSP functions and corresponding hardware library to which these behavioral functions can be directly mapped. For example, in [6], [7], the authors use an IP block based design environment to generate SystemC based architecture specifications, starting from a netlist of functional modules described in MATLAB. A similar methodology is presented in [1] for multiprocessor system-on-chips (MPSoC) target architectures.…”
Section: High Level Synthesis Flowmentioning
confidence: 99%
“…However, DSP algorithm developers still prefer to use highlevel languages like C or MATLAB [2] to prototype and test their algorithms. One way of bridging the gap is to provide an easy mechanism for translating the high level algorithmic description onto an FPGA platform using parameterizable Intellectual Property (IP) cores [3][4][5][6].…”
Section: Introductionmentioning
confidence: 99%