2013
DOI: 10.1587/transinf.e96.d.1962
|View full text |Cite
|
Sign up to set email alerts
|

Low-Overhead Fault-Secure Parallel Prefix Adder by Carry-Bit Duplication

Abstract: SUMMARYWe propose a low-overhead fault-secure parallel prefix adder. We duplicate carry bits for checking purposes. Only one half of normal carry bits are compared with the corresponding redundant carry bits, and the hardware overhead of the adder is low. For concurrent error detection, we also predict the parity of the result. The adder uses paritybased error detection and it has high compatibility with systems that have parity-based error detection. We can implement various fault-secure parallel prefix adder… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2019
2019
2021
2021

Publication Types

Select...
2
1

Relationship

0
3

Authors

Journals

citations
Cited by 3 publications
references
References 12 publications
0
0
0
Order By: Relevance