2015
DOI: 10.14257/ijca.2015.8.8.05
|View full text |Cite
|
Sign up to set email alerts
|

HSTL IO Standard Based Energy Efficient Multiplier Design using Nikhilam Navatashcaramam Dashatah on 28nm FPGA

Abstract: Abstract

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2
1
1
1

Citation Types

0
8
0

Year Published

2016
2016
2019
2019

Publication Types

Select...
6
3

Relationship

3
6

Authors

Journals

citations
Cited by 19 publications
(8 citation statements)
references
References 19 publications
0
8
0
Order By: Relevance
“…multiplier based on HSTL IO Standard [6], DES Algorithm Design [7] and Arithmetic Logic Unit Design on 28nm FPGA using SSTL [8] .…”
Section: A Cmos-based Tactile Sensor For Continuous Blood Pressure Momentioning
confidence: 99%
“…multiplier based on HSTL IO Standard [6], DES Algorithm Design [7] and Arithmetic Logic Unit Design on 28nm FPGA using SSTL [8] .…”
Section: A Cmos-based Tactile Sensor For Continuous Blood Pressure Momentioning
confidence: 99%
“…We are using thermal scaling and frequency scaling in place of Mobile DDR IO standards. In this reference [2] researcher have designed an energy efficient Multiplier using Nikhilam Navatashcaramam Dashatah Vedic technique. Another researcher have performed power dissipation analysis of DES algorithm, implemented on a 28nm FPGA [3].…”
Section: Related Workmentioning
confidence: 99%
“…There are more paper like design of multiplier based on HSTL IO Standard [5], DES Algorithm Design which is low power [6] and Arithmetic Logic Unit Design on 28nm FPGA which is based on SSTL [7] which works in the same area to reduce the amount of power used and hence making the performance curve increase by different types of scaling.…”
Section: Regular Expression Matching For Reconfigurable Packet Inspecmentioning
confidence: 99%