14th IEEE International Symposium on Design and Diagnostics of Electronic Circuits and Systems 2011
DOI: 10.1109/ddecs.2011.5783077
|View full text |Cite
|
Sign up to set email alerts
|

Functional enhancements of TMR for power efficient and error resilient ASIC designs

Abstract: Progressive technology scaling raises the need for efficient VLSI design methods facing the increasing vulnerability to permanent physical defects, while considering power efficiency of resulting circuit implementations at the same time. Triple Modular Redundancy (TMR) represents a common method to encounter reliability problems, but has the drawback of increased area and power consumption. This work introduces a Low Power Redundant (LPR) design solution that targets the power penalty of TMR implementations. T… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2012
2012
2012
2012

Publication Types

Select...
2

Relationship

0
2

Authors

Journals

citations
Cited by 2 publications
(1 citation statement)
references
References 22 publications
0
1
0
Order By: Relevance
“…It is, however, quite expensive in terms of area and power. An enhanced TMR approach is presented in [121,122] that harnesses TMR's parallelism by switching between a low-frequency parallel mode and the TMR mode when needed, leading to power savings.…”
Section: Triple Modular Redundancy (Tmr)mentioning
confidence: 99%
“…It is, however, quite expensive in terms of area and power. An enhanced TMR approach is presented in [121,122] that harnesses TMR's parallelism by switching between a low-frequency parallel mode and the TMR mode when needed, leading to power savings.…”
Section: Triple Modular Redundancy (Tmr)mentioning
confidence: 99%