2020 IEEE Symposium on VLSI Circuits 2020
DOI: 10.1109/vlsicircuits18222.2020.9162774
|View full text |Cite
|
Sign up to set email alerts
|

Dual-Port Field-Free SOT-MRAM Achieving 90-MHz Read and 60-MHz Write Operations under 55-nm CMOS Technology and 1.2-V Supply Voltage

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2
1
1
1

Citation Types

0
6
0

Year Published

2021
2021
2022
2022

Publication Types

Select...
6
1

Relationship

0
7

Authors

Journals

citations
Cited by 17 publications
(6 citation statements)
references
References 0 publications
0
6
0
Order By: Relevance
“…After the discovery of STT, the STT-driven MRAM significantly reduces the energy of MRAM devices, and the transition of MTJs from in-plane to perpendicular anisotropy improves the thermal stability and device density. After 2020, new technology of SOT-MRAM integrated with CMOS circuits has been demonstrated, [44,45] with much higher endurance and much faster writing speed.…”
Section: Main Progressmentioning
confidence: 99%
“…After the discovery of STT, the STT-driven MRAM significantly reduces the energy of MRAM devices, and the transition of MTJs from in-plane to perpendicular anisotropy improves the thermal stability and device density. After 2020, new technology of SOT-MRAM integrated with CMOS circuits has been demonstrated, [44,45] with much higher endurance and much faster writing speed.…”
Section: Main Progressmentioning
confidence: 99%
“…Figure 4(a) shows a three-terminal MTJ device. [23][24][25][26] The MTJ device stores a binary datum M as a resistance value R M . Thus, R H corresponds to M = 1 and R L corresponds to M = 0.…”
Section: Mtj Devicementioning
confidence: 99%
“…In Ref. 19, we have presented the basic idea of an NV-FPGA-based BCNN accelerator in which a magnetictunnel-junction (MTJ) device [20][21][22][23][24][25][26] is used for the nonvolatile storage element. The standby power reduction mechanism of the NV-FPGA is quite suitable for massively parallel architecture independent of the number of idle components.…”
Section: Introductionmentioning
confidence: 99%
“…Recently, a spin-orbit-torque (SOT) device which has a 3terminal structure has become another attractive nonvolatile device [36], [37]. By employing the 3-terminal structure, the read property and the write property can be independently optimized which is quite useful for the circuit design [38], [39].…”
Section: Fpga Architecturementioning
confidence: 99%
“…Moreover, the use of HDL also makes it easy to consider how to manage the control sequence of the FPGA components including circuit configuration, power gating, and so on. As a typical design example, an NV-FPGA is designed under 55nm CMOS/100nm magnetic tunnel junction (MTJ) [33]- [39] technologies and evaluated its benefits compared to the CMOS-only FPGA.…”
Section: Introductionmentioning
confidence: 99%