2018
DOI: 10.1002/cta.2563
|View full text |Cite
|
Sign up to set email alerts
|

Dual loop cascode‐Miller compensation with damping factor control unit for three‐stage amplifiers driving ultralarge load capacitors

Abstract: An area-efficient amplifier topology is presented for three-stage amplifiers driving ultralarge load capacitor with reduced power consumption. It contains two high-speed ac feedback loops made from embedded current buffers and smallsize compensation capacitors, which pushes the nondominant complex poles to very high frequencies. To further improve the stability, a local impedance damping block is embedded. At the higher frequencies, it suppresses the high resistive property at the second-stage output, thereby … Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
3
1
1

Citation Types

0
9
0

Year Published

2019
2019
2024
2024

Publication Types

Select...
8

Relationship

4
4

Authors

Journals

citations
Cited by 18 publications
(12 citation statements)
references
References 35 publications
0
9
0
Order By: Relevance
“…This approach is re-iterated for all outputs, and for other process and temperature corners once demanded. Several methodologies have been proposed to design the analogue circuits based on devices transconductances and bias currents [30][31][32][33][34][35][36]. We, therefore, present in Fig.…”
Section: Generalised Functions For Design and Analysis Of The Circuitsmentioning
confidence: 99%
See 1 more Smart Citation
“…This approach is re-iterated for all outputs, and for other process and temperature corners once demanded. Several methodologies have been proposed to design the analogue circuits based on devices transconductances and bias currents [30][31][32][33][34][35][36]. We, therefore, present in Fig.…”
Section: Generalised Functions For Design and Analysis Of The Circuitsmentioning
confidence: 99%
“…Several methodologies have been proposed to design the analogue circuits based on devices transconductances and bias currents [30–36]. We, therefore, present in Fig.…”
Section: Systematic Circuit Design Using Matrix Derivation Of the Spimentioning
confidence: 99%
“…High‐gain multistage amplifiers are preferred over single‐stage configurations in modern mixed‐signal processing modules with stringent accuracy requirement . These amplifiers ensure that maximum signal dynamic range is achieved under the low‐voltage supply of short‐channel metal‐oxide semiconductor (MOS) transistors since the output stage can be implemented by two transistors only.…”
Section: Introductionmentioning
confidence: 99%
“…Still, the high Q-factor limits the OTA performance for the small load capacitors. Dual loop cascode Miller compensation with damping factor control unit (DLCDFC) (Aminzadeh and Dashti, 2018) and cascode global impedance attenuation (CGIA) (Aminzadeh et al, 2020) modify the high Q-factor of the HCFC amplifier using a serial RC network at the output of the second stage or both first and second stages, respectively. Significant silicon area is however, occupied by the required resistance and capacitance of hundreds kX and several hundreds fF.…”
Section: Introductionmentioning
confidence: 99%