2005
DOI: 10.1109/tmtt.2005.848813
|View full text |Cite
|
Sign up to set email alerts
|

Design of multiple-metal stacked inductors incorporating an extended physical model

Abstract: Modern analog circuits are heavily dependent on inductor performance, where the poor inductor quality factor ( ) of silicon processes leads to degradation in circuit efficacy, especially at RF and microwave frequencies. Several techniques have been proposed to enhance the of integrated on-chip inductors, but the most effective method of improvement is to lower the series resistance by increasing the inductor metal thickness. This paper presents the most cost-effective method of achieving a thick metal by using… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
3
2

Citation Types

0
18
0

Year Published

2007
2007
2013
2013

Publication Types

Select...
3
3
1

Relationship

1
6

Authors

Journals

citations
Cited by 27 publications
(19 citation statements)
references
References 28 publications
(33 reference statements)
0
18
0
Order By: Relevance
“…In order to overcome the limitations of previous literature, we have developed a new equivalent circuit model for 3D multilayer on-chip inductors, and a semi-analytical method for extracting the model parameters is investigated. In contrast with previous publications [14][15][16], this method has the advantages as This paper is organized as follows. Section II gives the proposed equivalent-circuit model of 3D multilayer onchip inductors, and then discusses the basic procedure for extracting the model parameters.…”
Section: Introductionmentioning
confidence: 99%
“…In order to overcome the limitations of previous literature, we have developed a new equivalent circuit model for 3D multilayer on-chip inductors, and a semi-analytical method for extracting the model parameters is investigated. In contrast with previous publications [14][15][16], this method has the advantages as This paper is organized as follows. Section II gives the proposed equivalent-circuit model of 3D multilayer onchip inductors, and then discusses the basic procedure for extracting the model parameters.…”
Section: Introductionmentioning
confidence: 99%
“…The calculation of the other parameters remains the same [8], with the fringe and coupling capacitance being modelled similar to interconnect capacitance using an effective permittivity for the process stack [9]. Each element of the top-level model as presented in Fig.…”
Section: Top-level Inductor Modelmentioning
confidence: 99%
“…Each element of the top-level model as presented in Fig. 1 is calculated from first principles [8]. Fig.…”
Section: Top-level Inductor Modelmentioning
confidence: 99%
See 1 more Smart Citation
“…This inaccuracy comes from the approximations made during analytical modeling of the complex field coupling. In spite of this limitation, recent publications show fairly accurate physical models of planer inductors [4] even for stack inductors [5]. But these physical models are valid only for a class of geometry.…”
Section: Introductionmentioning
confidence: 99%