2008 IEEE International Test Conference 2008
DOI: 10.1109/test.2008.4700556
|View full text |Cite
|
Sign up to set email alerts
|

Analysis of Retention Time Distribution of Embedded DRAM - A New Method to Characterize Across-Chip Threshold Voltage Variation

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
3
2

Citation Types

0
31
0

Year Published

2010
2010
2023
2023

Publication Types

Select...
3
2
1

Relationship

0
6

Authors

Journals

citations
Cited by 28 publications
(31 citation statements)
references
References 12 publications
0
31
0
Order By: Relevance
“…From [17], at 65nm technology, we get C = 20 f F, L = W = 100 nm, V t = 0.65 V and S t = 112 mV /dec. Substituting these values in Eq.…”
Section: Edram Cell Retention Timementioning
confidence: 99%
See 4 more Smart Citations
“…From [17], at 65nm technology, we get C = 20 f F, L = W = 100 nm, V t = 0.65 V and S t = 112 mV /dec. Substituting these values in Eq.…”
Section: Edram Cell Retention Timementioning
confidence: 99%
“…Let C be the storage capacitance, W and L the width and length of the access transistor, V the voltage applied to the gate of the access transistor, S t the subthreshold slope (defined below), I o f f the off drain current through the access transistor, and T ret the retention time of the eDRAM cell. T ret is defined as the time until the capacitor loses 6/10th of the stored charge [17], that is,…”
Section: Edram Cell Retention Timementioning
confidence: 99%
See 3 more Smart Citations