Proceedings of 1993 IEEE International Workshop on Defect and Fault Tolerance in VLSI Systems
DOI: 10.1109/dftvs.1993.595604
|View full text |Cite
|
Sign up to set email alerts
|

Analysis and comparison of fault tolerant FSM architecture based on SEC codes

Abstract: ISBN: 0818635029Implementing single fault tolerant finite state machines (FSMs) in VLSI circuits might be done using triplication and voting (TMR). Alternatives are based on the use of an error correcting (SEC) code during the state assignment. Such architectures are studied and their characteristics are analyzed for a set of international and industrial FSM benchmarks. The results demonstrate that one of these architectures leads in some cases to implementation with less hardware overhead than TMR and should … Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Publication Types

Select...
2
2
1

Relationship

0
5

Authors

Journals

citations
Cited by 11 publications
references
References 4 publications
0
0
0
Order By: Relevance