2019
DOI: 10.3390/electronics8101129
|View full text |Cite
|
Sign up to set email alerts
|

An Energy and Area Efficient Carry Select Adder with Dual Carry Adder Cell

Abstract: In this paper, an energy and area efficient carry select adder (CSLA) is proposed. To minimize the redundant logic operation of a regular CSLA, a dual carry adder cell is proposed. The proposed dual carry adder is composed of an XOR/XNOR cell and two pairs of sum-carry cells. Both CMOS logic and a transmission gate were applied to the dual carry adder cell to achieve fast and energy efficient operation. Eight-bit, 16b, and 32b square-root (SQRT) CSLAs based on the proposed dual carry adder were developed. The … Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2022
2022
2024
2024

Publication Types

Select...
3
1
1
1

Relationship

0
6

Authors

Journals

citations
Cited by 11 publications
(1 citation statement)
references
References 17 publications
0
1
0
Order By: Relevance
“…In that, the power utilization, area utilization and delay are the very important parameter to decide the entire system performance. The optimization of power consumption and area is great demand and very challenging assignment in High performance multipliers and adders [3].…”
Section: Introductionmentioning
confidence: 99%
“…In that, the power utilization, area utilization and delay are the very important parameter to decide the entire system performance. The optimization of power consumption and area is great demand and very challenging assignment in High performance multipliers and adders [3].…”
Section: Introductionmentioning
confidence: 99%