2010
DOI: 10.1016/j.vlsi.2009.06.001
|View full text |Cite
|
Sign up to set email alerts
|

A test set embedding approach based on twisted-ring counter with few seeds

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2
1

Citation Types

0
3
0

Year Published

2011
2011
2016
2016

Publication Types

Select...
4
2

Relationship

0
6

Authors

Journals

citations
Cited by 6 publications
(3 citation statements)
references
References 18 publications
0
3
0
Order By: Relevance
“…Here we tries to identify a set of internal nets from the CUT to provide the required logic values to the CSR, we develop an efficient method to generate effective test patterns (seeds) based on the current circuit responses. Experimental results show that our method can achieve complete stuck-at fault coverage using fewer test cycles than those in [2] and [5]. Comparison with the other techniques shows that we can use lower area overhead and comparable test time to reach complete fault coverage.…”
Section: Introductionmentioning
confidence: 92%
See 2 more Smart Citations
“…Here we tries to identify a set of internal nets from the CUT to provide the required logic values to the CSR, we develop an efficient method to generate effective test patterns (seeds) based on the current circuit responses. Experimental results show that our method can achieve complete stuck-at fault coverage using fewer test cycles than those in [2] and [5]. Comparison with the other techniques shows that we can use lower area overhead and comparable test time to reach complete fault coverage.…”
Section: Introductionmentioning
confidence: 92%
“…However it should be noted that in our method full rotation is not always required for each pattern. Due to this novel feature, fewer test cycles are required than previous works [2][3][4][5]. The required initial patterns for the CSR can be generated by resetting the CUT.…”
Section: The Proposed Bist Architecturementioning
confidence: 99%
See 1 more Smart Citation