2014 IEEE COOL Chips XVII 2014
DOI: 10.1109/coolchips.2014.6842954
|View full text |Cite
|
Sign up to set email alerts
|

A Perpetuum Mobile 32bit CPU with 13.4pJ/cycle, 0.14µA sleep current using Reverse Body Bias Assisted 65nm SOTB CMOS technology

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2
1
1

Citation Types

1
7
0

Year Published

2014
2014
2020
2020

Publication Types

Select...
4
2
1

Relationship

2
5

Authors

Journals

citations
Cited by 18 publications
(8 citation statements)
references
References 2 publications
1
7
0
Order By: Relevance
“…We have confirmed a successful operation [24] of the proto-type ULV micro-controller chip as shown in Figure 11. This chip is composed of 32-bit RISC CPU with five-stage pipeline, 144 kByte SRAM, and interfaces (ROM, UART, SPI, and GP) and can be connected with sensors and rf modules 4 5 6 7 8 9 : ;…”
Section: Demonstration Of Ulv and Ulp Operation Of Logic Circuitssupporting
confidence: 65%
See 1 more Smart Citation
“…We have confirmed a successful operation [24] of the proto-type ULV micro-controller chip as shown in Figure 11. This chip is composed of 32-bit RISC CPU with five-stage pipeline, 144 kByte SRAM, and interfaces (ROM, UART, SPI, and GP) and can be connected with sensors and rf modules 4 5 6 7 8 9 : ;…”
Section: Demonstration Of Ulv and Ulp Operation Of Logic Circuitssupporting
confidence: 65%
“…Energy per cycle E as a function of operating voltage V dd for the "Perpetuum-Mobile" micro-controller chip[24].…”
mentioning
confidence: 99%
“…Several publications have already demonstrated the merits of the FDSOI technology to improve energy efficiency of CMOS circuits at 65 nm [66] and 28 nm [67,68]. However, the general belief is that advantage of FDSOI and its body biasing capability is only limited to low-power, low-performance applications.…”
Section: Energy Efficient Computing In Fdsoi: a Case Study From Chinamentioning
confidence: 99%
“…This performance requirement means that 32-bit microprocessors that can work with a 20 MHz or higher clock are needed instead of the conventional tiny processors near the threshold level working with a hundreds of kilo Hertz operational clock. To fulfill these requirements, a novel FD-SOI technique called silicon on thin buried oxide (SOTB) has been developed [1] and implemented on low power microprocessors [2], accelerators [3], and FPGAs [4].…”
Section: Introductionmentioning
confidence: 99%
“…Although a CPU with the SOTB was investigated in [2], it was not based on a performance and power model.…”
Section: Introductionmentioning
confidence: 99%