2012 IEEE International Solid-State Circuits Conference 2012
DOI: 10.1109/isscc.2012.6177077
|View full text |Cite
|
Sign up to set email alerts
|

A 64Gb 533Mb/s DDR interface MLC NAND Flash in sub-20nm technology

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1
1
1
1

Citation Types

0
9
0

Year Published

2012
2012
2024
2024

Publication Types

Select...
4
3
2

Relationship

1
8

Authors

Journals

citations
Cited by 27 publications
(9 citation statements)
references
References 3 publications
0
9
0
Order By: Relevance
“…A good overview of EEPROM/Flash history was presented at ISSCC2012 (Harari, 2012). Recent data on EEPROM devices shows commercially announced devices at 15 nm (Hynix, IEDM) and 19 nm [Toshiba/ScanDisk (Li et al, 2012; Shibata et al, 2012) and Samsung (Lee et al, 2012)] as well as production of 32 nm devices. From the current EEPROM progress, such devices are expected to migrate to 7 and 11 nm technology nodes; therefore the risk that the industry will not commercially produce a 10 nm floating-gate device is very low.…”
Section: Large-scale Neuromorphic Systemsmentioning
confidence: 99%
“…A good overview of EEPROM/Flash history was presented at ISSCC2012 (Harari, 2012). Recent data on EEPROM devices shows commercially announced devices at 15 nm (Hynix, IEDM) and 19 nm [Toshiba/ScanDisk (Li et al, 2012; Shibata et al, 2012) and Samsung (Lee et al, 2012)] as well as production of 32 nm devices. From the current EEPROM progress, such devices are expected to migrate to 7 and 11 nm technology nodes; therefore the risk that the industry will not commercially produce a 10 nm floating-gate device is very low.…”
Section: Large-scale Neuromorphic Systemsmentioning
confidence: 99%
“…Table 2 shows the parameter values used in the experiments. The size of the DRAM in SSD, not only for write buffering but also for SSD metadata store, was set based on a real product [1] and the page read/write times were set using the value presented in [15]. Since PDL requires additional memory space for mapping information between data pages and their respective differential log pages, we decreased its write buffer size by the amount of mapping information, for fair comparison.…”
Section: Evaluation Environmentmentioning
confidence: 99%
“…1. At these regions, we have bit-errors during read operations and they are recovered using an error correcting code (ECC) technique in the off-chip controller [2]. In scaled NAND Flash memories, BCH code is widely used for the ECC technique [3].…”
Section: State Re-orderingmentioning
confidence: 99%
“…During programming operations of NAND Flash memories, cell-to-cell interference and F-N tunneling disturbance vary threshold voltages of the E-state cells [1,2]. This narrows the window where threshold voltages (V t 's) of program-state cells can be placed.…”
Section: Introductionmentioning
confidence: 99%