2014 Symposium on VLSI Circuits Digest of Technical Papers 2014
DOI: 10.1109/vlsic.2014.6858375
|View full text |Cite
|
Sign up to set email alerts
|

A 2GHz-to-7.5GHz quadrature clock-generator using digital delay locked loops for multi-standard I/Os in 14nm CMOS

Abstract: A highly digital quadrature clock generator using a digital DLL that employs a digital loop filter and digitally-calibrated replica-based regulator is presented. The proposed DLL combines the advantages of both analog and digital loop-filters of conventional architectures to implement a wide-range, energy efficient, highly digital, and high performance quadrature clock generator. To suppress supply-noise, we propose an LDO that combines fast/slow paths with a replica-load to achieve better than 20dB rejection … Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2015
2015
2023
2023

Publication Types

Select...
6

Relationship

1
5

Authors

Journals

citations
Cited by 13 publications
(1 citation statement)
references
References 5 publications
0
1
0
Order By: Relevance
“…Fanouts are chosen to provide adequate bandwidth and minimize jitter amplification. The DCD/QED senses I/Q clocks generated by a digital DLL [5] at the output of the clock buffer in the TX. The duty-cycle error is measured by comparing the accumulated number of ones when sampling the P/N clocks with the asynchronous VCO (f osc ≈ 4GHz) [6].…”
Section: Intel Hillsboro Ormentioning
confidence: 99%
“…Fanouts are chosen to provide adequate bandwidth and minimize jitter amplification. The DCD/QED senses I/Q clocks generated by a digital DLL [5] at the output of the clock buffer in the TX. The duty-cycle error is measured by comparing the accumulated number of ones when sampling the P/N clocks with the asynchronous VCO (f osc ≈ 4GHz) [6].…”
Section: Intel Hillsboro Ormentioning
confidence: 99%