2006
DOI: 10.1109/jssc.2006.870898
|View full text |Cite
|
Sign up to set email alerts
|

A 22-Gb/s PAM-4 Receiver in 90-nm CMOS SOI Technology

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2
1
1
1

Citation Types

0
23
0

Year Published

2012
2012
2023
2023

Publication Types

Select...
5
2
1

Relationship

0
8

Authors

Journals

citations
Cited by 74 publications
(23 citation statements)
references
References 10 publications
0
23
0
Order By: Relevance
“…Several analog front-ends for amplifying and detecting PAM constellations have been reported in the literature [3][4][5]. The front-end of the 22Gb/s PAM-4 CDR from [3] (see Fig.…”
Section: The Proposed Analog Front-endmentioning
confidence: 99%
See 1 more Smart Citation
“…Several analog front-ends for amplifying and detecting PAM constellations have been reported in the literature [3][4][5]. The front-end of the 22Gb/s PAM-4 CDR from [3] (see Fig.…”
Section: The Proposed Analog Front-endmentioning
confidence: 99%
“…The front-end of the 22Gb/s PAM-4 CDR from [3] (see Fig. 2) used three voltage-shifting amplifiers to generate amplified copies of the input signal, with two copies shifted by an offset +/-V.…”
Section: The Proposed Analog Front-endmentioning
confidence: 99%
“…The next modification on the signal path needs to be done after the TIA to properly demodulate the down-converted four-level ASK signal [18,19]. Therefore a slicer, shown in Fig.…”
Section: Extension To Multi-level Askmentioning
confidence: 99%
“…[nm] need for a Digital-to-Analog Converter (DAC) at the transmitters, an Analog-to-Digital Converter (ADC) at the receiver, and complex clock recovery schemes [17][18][19][20][21][22][23][24]. High-order PAM was also used for wireline communications to improve spectral efficiency.…”
Section: Referencesmentioning
confidence: 99%