2019
DOI: 10.1002/cta.2714
|View full text |Cite
|
Sign up to set email alerts
|

A 1‐bit full adder using CNFET based dual chirality high speed domino logic

Abstract: CNFET devices are preferred over CMOS devices for designing high-speed digital circuits. This paper introduces a new technique Dual Chirality High-speed Domino Logic (DCHSDL) for implementing low power and high-speed domino circuits in CNFET technology. Simulations are carried out for 32 nm Stanford CNFET model in HSPICE for 2, 4, 8 and 16 input domino OR gates at a clock frequency of 200 MHz on a DC supply voltage of 0.9 V. The proposed domino technique shows maximum power reduction of 82.55% and maximum dela… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2021
2021
2023
2023

Publication Types

Select...
4
1

Relationship

0
5

Authors

Journals

citations
Cited by 5 publications
(1 citation statement)
references
References 37 publications
0
1
0
Order By: Relevance
“…CNTFETs have a cut‐off frequency below the performance limit at high frequencies, 31 so, their performance under different frequencies is an important issue. According to Table 8, the proposed circuit under intended frequencies has better performance in terms of power, delay, PDP, and PDAP.…”
Section: Simulation Setup and Resultsmentioning
confidence: 99%
“…CNTFETs have a cut‐off frequency below the performance limit at high frequencies, 31 so, their performance under different frequencies is an important issue. According to Table 8, the proposed circuit under intended frequencies has better performance in terms of power, delay, PDP, and PDAP.…”
Section: Simulation Setup and Resultsmentioning
confidence: 99%