T-gates are commonly used in high frequency low noise transistors on III–V materials since they provide a combination of short gate length and low gate resistance. Nanoimprint lithography can produce minimum pattern feature sizes equivalent to those attainable by high resolution electron beam lithography and it has potential advantages in terms of speed and cost. The imprint lithography step must be reliable and compatible with existing device process flows. In this article we describe a bilayer resist imprinting procedure for the fabrication of 120 nm T-gates for high electron mobility transistors. The results of transistor dc characterization are also presented and are similar to those obtained for transistors fabricated on the same material with gates realized by electron beam lithography.
scite is a Brooklyn-based organization that helps researchers better discover and understand research articles through Smart Citations–citations that display the context of the citation and describe whether the article provides supporting or contrasting evidence. scite is used by students and researchers from around the world and is funded in part by the National Science Foundation and the National Institute on Drug Abuse of the National Institutes of Health.