1996
DOI: 10.1109/16.535340
|View full text |Cite
|
Sign up to set email alerts
|

Vertical MOS transistors with 70 nm channel length

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
5

Citation Types

0
14
0

Year Published

1998
1998
2022
2022

Publication Types

Select...
4
2
1

Relationship

0
7

Authors

Journals

citations
Cited by 58 publications
(14 citation statements)
references
References 4 publications
0
14
0
Order By: Relevance
“…These devices also offer a steeper sub-threshold slope because the surround gate provides better control of the channel. Thick pillar, surround gate, v-MOSFETs have also been researched because they offer lithography-independent channel length scaling, decoupling of the gate length from the packing density and an improved current drive per unit silicon area compared with conventional lateral CMOS [6][7][8][9][10][11][12][13][14][15][16][17][18][19][20][21].…”
Section: Introductionmentioning
confidence: 99%
“…These devices also offer a steeper sub-threshold slope because the surround gate provides better control of the channel. Thick pillar, surround gate, v-MOSFETs have also been researched because they offer lithography-independent channel length scaling, decoupling of the gate length from the packing density and an improved current drive per unit silicon area compared with conventional lateral CMOS [6][7][8][9][10][11][12][13][14][15][16][17][18][19][20][21].…”
Section: Introductionmentioning
confidence: 99%
“…In addition, compared to planar concepts using the same lithographic resolution, the packing density is improved by a certain factor, which depends on the application (e.g. the factor is 2.4 for [3]). …”
Section: Introductionmentioning
confidence: 98%
“…To avoid the limitation of lithography, MOSFET concepts based on a vertical layout have been developed [3,4]. The channel length is not defined by lithography but by the thickness of an epitaxial layer and can easily be scaled down into the sub-100 nm region.…”
Section: Introductionmentioning
confidence: 99%
“…Vertical MOSFETs are potential candidates in the longer term to replace mainstream lateral devices because they offer a number of important advantages [1][2][3]. First, the channel length is defined using techniques other than lithography, for example epitaxy or ion implantation.…”
Section: Introductionmentioning
confidence: 99%
“…Second, self-aligned double and surround gates can readily be realised with easy access to the gates. Third with surround gates, vertical MOSFETs offer increased current drive per unit silicon area [1][2][3]. However, vertical MOSFETs have one important disadvantage, which is higher overlap capacitances than conventional lateral devices, which has made them less competitive compared with their lateral counterpart.…”
Section: Introductionmentioning
confidence: 99%