9th International Symposium on Quality Electronic Design (Isqed 2008) 2008
DOI: 10.1109/isqed.2008.4479779
|View full text |Cite
|
Sign up to set email alerts
|

Thermal Aware Global Routing of VLSI Chips for Enhanced Reliability

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
3
1
1

Citation Types

0
16
0

Year Published

2009
2009
2016
2016

Publication Types

Select...
4
1

Relationship

0
5

Authors

Journals

citations
Cited by 10 publications
(16 citation statements)
references
References 15 publications
0
16
0
Order By: Relevance
“… Our reliability-aware router significantly outperforms the previous work [9]. On ISPD98 benchmark suite, it reduces the system failure rate by 13% without sacrificing routability, and under tiny runtime and wire length overhead.…”
Section: Introductionmentioning
confidence: 83%
See 3 more Smart Citations
“… Our reliability-aware router significantly outperforms the previous work [9]. On ISPD98 benchmark suite, it reduces the system failure rate by 13% without sacrificing routability, and under tiny runtime and wire length overhead.…”
Section: Introductionmentioning
confidence: 83%
“…Followed by reliability-aware L-shape routing, it quickly determines whether a net can be entirely routed under certain capacity constraints. But instead of considering the maximum temperature on the paths like that was done in [9], we evaluate the contribution of the candidate paths to system reliability in order to choose one path over another. Finally, we apply maze routing to the remaining nets and it requires several iterations before the router can find a high quality solution in terms of the metric we defined.…”
Section: Reliability-aware Global Routingmentioning
confidence: 99%
See 2 more Smart Citations
“…While in [3], optimal insertion of tunable delay buffers into clock trees is discussed to adjust at run time the delay of clock distribution paths that are more susceptible to temperature variations. Thermal aware global routing algorithms for improving reliability are also discussed in [4], [5]. On the other side, regarding global signal wires, although extensive work has been done on thermal aware floorplanning, all of them assume electrical resistivity in wires is constant and thermal gradients in the substrate has no impact on wire delay.…”
Section: Introductionmentioning
confidence: 99%