System-on-Chip Test Architectures 2008
DOI: 10.1016/b978-012373973-5.50009-7
|View full text |Cite
|
Sign up to set email alerts
|

System/Network-On-Chip Test Architectures

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2008
2008
2009
2009

Publication Types

Select...
2
1

Relationship

1
2

Authors

Journals

citations
Cited by 3 publications
(1 citation statement)
references
References 91 publications
0
1
0
Order By: Relevance
“…Short design cycle times are achieved by integrating a number of predesigned and preverified embedded cores into an SoC. While the testing of such core-based SoCs continues to be a major concern in the semiconductor industry [1], [2], a number of efficient solutions have recently been proposed for test-access mechanism (TAM) optimization and test scheduling [3]- [10]. The design of efficient TAM architectures and SoC test schedules are important problems that need to be addressed during system integration.…”
Section: Introductionmentioning
confidence: 99%
“…Short design cycle times are achieved by integrating a number of predesigned and preverified embedded cores into an SoC. While the testing of such core-based SoCs continues to be a major concern in the semiconductor industry [1], [2], a number of efficient solutions have recently been proposed for test-access mechanism (TAM) optimization and test scheduling [3]- [10]. The design of efficient TAM architectures and SoC test schedules are important problems that need to be addressed during system integration.…”
Section: Introductionmentioning
confidence: 99%