IJCNN'01. International Joint Conference on Neural Networks. Proceedings (Cat. No.01CH37222)
DOI: 10.1109/ijcnn.2001.939022
|View full text |Cite
|
Sign up to set email alerts
|

Specifications and FPGA implementation of a systolic Hopfield-type associative memory

Abstract: Neural Networks are non-linear static o r dynamical systems that learn to solve problems from examples. Most of the learning algorithms require a lot of computing power and, therefore, could benefit from fast dedicate hardware. One of the most common architectures used for this specialpurpose hardware is the Systolic Array [9]. The design and implementation of different Neural Network architectures in Systolic Arrays can be complex, however. This paper shows the manner in which the Hopfield Neural Network can … Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Publication Types

Select...
4
1

Relationship

0
5

Authors

Journals

citations
Cited by 6 publications
(1 citation statement)
references
References 9 publications
0
1
0
Order By: Relevance
“…Their combination allows to obtain arrays [7] that can be used in a wide range of applications : Discrete Fourier Transform [8], convolution [9], filtering [10], matrix operations [11].... The regularity of their structures facilitate their hardware, implementation, for instance in FPGAs [12], [13], [14]. The systolic array design depends on the problem to be solved and the constraints that must be taken into account (cells number minimization, data flow simplification...).…”
Section: Structure and Array Processorsmentioning
confidence: 99%
“…Their combination allows to obtain arrays [7] that can be used in a wide range of applications : Discrete Fourier Transform [8], convolution [9], filtering [10], matrix operations [11].... The regularity of their structures facilitate their hardware, implementation, for instance in FPGAs [12], [13], [14]. The systolic array design depends on the problem to be solved and the constraints that must be taken into account (cells number minimization, data flow simplification...).…”
Section: Structure and Array Processorsmentioning
confidence: 99%