2017
DOI: 10.18178/ijiee.2017.7.1.656
|View full text |Cite
|
Sign up to set email alerts
|

Single-Port 5T SRAM Cell with Improved Write-Ability and Reduced Standby Leakage Current

Abstract: Abstract-In this paper, a novel single-port five-transistor (5T) Static Random Access Memory (SRAM) cell and associated read/write assist is proposed. Amongst them, a voltage level conversion circuit is to provide a voltage of the respective connected word line to be lower than or equal to the power supply voltage VDD, as such the read/write-ability of the cell can be improved. Furthermore, a voltage control circuit is coupled to the sources corresponding to the driver transistors of each row memory cells. Thi… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2018
2018
2023
2023

Publication Types

Select...
2
1

Relationship

1
2

Authors

Journals

citations
Cited by 3 publications
references
References 15 publications
(20 reference statements)
0
0
0
Order By: Relevance