2017
DOI: 10.1145/3079757
|View full text |Cite
|
Sign up to set email alerts
|

Reducing the Performance Gap between Soft Scalar CPUs and Custom Hardware with TILT

Abstract: By using resource sharing field-programmable gate array (FPGA) compute engines, we can reduce the performance gap between soft scalar CPUs and resource-intensive custom datapath designs. This article demonstrates that Thread- and Instruction-Level parallel Template architecture (TILT), a programmable FPGA-based horizontally microcoded compute engine designed to highly utilize floating point (FP) functional units (FUs), can improve significantly the average throughput of eight FP-intensive applications compared… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2018
2018
2022
2022

Publication Types

Select...
3

Relationship

0
3

Authors

Journals

citations
Cited by 3 publications
(1 citation statement)
references
References 16 publications
0
1
0
Order By: Relevance
“…Implementing processors, including scalar [40,54,70], vector [53,71], and specialized VLIW [26,33,56,60] processors, on top of FPGAs can also be seen as a form of overlay that allows faster compilation using standard compilation tools and techniques. We build on this idea for our fastest compile option (Sec.…”
Section: Related Workmentioning
confidence: 99%
“…Implementing processors, including scalar [40,54,70], vector [53,71], and specialized VLIW [26,33,56,60] processors, on top of FPGAs can also be seen as a form of overlay that allows faster compilation using standard compilation tools and techniques. We build on this idea for our fastest compile option (Sec.…”
Section: Related Workmentioning
confidence: 99%