2012 15th Euromicro Conference on Digital System Design 2012
DOI: 10.1109/dsd.2012.108
|View full text |Cite
|
Sign up to set email alerts
|

Protecting an Asynchronous NoC against Transient Channel Faults

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2

Citation Types

0
2
0

Year Published

2014
2014
2022
2022

Publication Types

Select...
4
2

Relationship

1
5

Authors

Journals

citations
Cited by 6 publications
(2 citation statements)
references
References 12 publications
0
2
0
Order By: Relevance
“…This implies that the presence of a global clock signal leads to more latency and power consumption. Asynchronous circuits provide an alternate solution for these challenges that arise due to the presence of a global clock [49,55], as the clock signal is replaced by the handshaking (request REQ and acknowledge ACK) signals in such circuits. The datapath becomes active upon the reception of a request signal REQ, and it goes back to the inactive state after it has completed its operation and issued an acknowledge signal ACK.…”
Section: Introductionmentioning
confidence: 99%
“…This implies that the presence of a global clock signal leads to more latency and power consumption. Asynchronous circuits provide an alternate solution for these challenges that arise due to the presence of a global clock [49,55], as the clock signal is replaced by the handshaking (request REQ and acknowledge ACK) signals in such circuits. The datapath becomes active upon the reception of a request signal REQ, and it goes back to the inactive state after it has completed its operation and issued an acknowledge signal ACK.…”
Section: Introductionmentioning
confidence: 99%
“…eliminates the need for a clock, and at the same time provides an inherent ability to adapt to uncertainties and even dynamic changes of timing parameters. Lower power dissipation, reduced electromagnetic emission, higher operating speed, and better modularity are among a few other traits associated with asynchronous logic designs [3], [4].…”
Section: Introductionmentioning
confidence: 99%