2013
DOI: 10.1007/978-3-642-41527-2_11
|View full text |Cite
|
Sign up to set email alerts
|

Practical Parallel Nesting for Software Transactional Memory

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
3
1
1

Citation Types

0
9
0

Year Published

2013
2013
2018
2018

Publication Types

Select...
5
3
2

Relationship

4
6

Authors

Journals

citations
Cited by 15 publications
(9 citation statements)
references
References 14 publications
0
9
0
Order By: Relevance
“…Due to the difficulty of rapid prototyping in hardware environments, researchers resorted to STMs to advance the state of the art [18,17,16,14]. Simultaneously, hardware-based implementations have also been proposed, whose designs were validated using simulators [25].…”
Section: Related Workmentioning
confidence: 99%
“…Due to the difficulty of rapid prototyping in hardware environments, researchers resorted to STMs to advance the state of the art [18,17,16,14]. Simultaneously, hardware-based implementations have also been proposed, whose designs were validated using simulators [25].…”
Section: Related Workmentioning
confidence: 99%
“…An interesting strategy in STMs has been to reduce spurious aborts only for readonly transactions. This idea has been formally characterized as mv-permissiveness [Perelman et al 2010], and has been used in both single-versioned [Attiya and Hillel 2011] and multiversioned [Diegues and Cachopo 2013;Lu and Scott 2013;Perelman et al 2011] TM algorithms. Here, we seek to reduce spurious aborts even further than mv-permissiveness.…”
Section: Related Workmentioning
confidence: 99%
“…An interesting strategy in STMs has been to reduce spurious aborts only for read-only transactions. This idea has been formally characterized as mv-permissiveness [26], and has been used in both single-versioned [3] and multi-versioned [11,22,27] TM algorithms. Here, we seek to reduce spurious aborts even further than mv-permissiveness.…”
Section: Related Workmentioning
confidence: 99%