2018
DOI: 10.1587/transinf.2017edl8229
|View full text |Cite
|
Sign up to set email alerts
|

Pipelined Squarer for Unsigned Integers of Up to 12 Bits

Abstract: SUMMARYThis paper proposes and analyzes a pipelining scheme for a hardware squarer that can square unsigned integers of up to 12 bits. Each stage is designed and adjusted such that stage delays are well balanced and that the critical path delay of the design does not exceed the reference value which is set up based on the analysis. The resultant design has the critical path delay of approximately 3.5 times a full-adder delay. In an implementation using an Intel Stratix V FPGA, the design operates at approximat… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
2

Citation Types

0
2
0

Year Published

2019
2019
2019
2019

Publication Types

Select...
1

Relationship

1
0

Authors

Journals

citations
Cited by 1 publication
(2 citation statements)
references
References 11 publications
0
2
0
Order By: Relevance
“…3.1, were obtained when sensor data were represented as 13-bit signed integers. Thus, a 13-bit signed integer multiplier and two 12-bit unsigned squarers [11] were used in the input stage. For simplicity, the modules for changing the operands to their absolute form, at the input ports of the squarers, are omitted in the figure.…”
Section: An Fpga Implementationmentioning
confidence: 99%
See 1 more Smart Citation
“…3.1, were obtained when sensor data were represented as 13-bit signed integers. Thus, a 13-bit signed integer multiplier and two 12-bit unsigned squarers [11] were used in the input stage. For simplicity, the modules for changing the operands to their absolute form, at the input ports of the squarers, are omitted in the figure.…”
Section: An Fpga Implementationmentioning
confidence: 99%
“…The designed calculator was modelled in Verilog and implemented with Quartus Prime 18.0 with targeting an Intel Cyclone FPGA (5CSEMA5F31C6 [12]) using Intel megafunctions [13] and the squarer in [11]. Table 2 summarizes the implementation results and shows that only a small portion of the FPGA was consumed.…”
Section: An Fpga Implementationmentioning
confidence: 99%