2018 IEEE Energy Conversion Congress and Exposition (ECCE) 2018
DOI: 10.1109/ecce.2018.8557492
|View full text |Cite
|
Sign up to set email alerts
|

Oscillatory False Triggering of Parallel Si and SiC MOSFETs during Short-Circuit Tum-off

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2019
2019
2023
2023

Publication Types

Select...
5
1

Relationship

0
6

Authors

Journals

citations
Cited by 10 publications
(1 citation statement)
references
References 10 publications
0
1
0
Order By: Relevance
“…In [19], the effect of parameters such as gate resistance and common source inductance over current sharing of parallel connected IGBTs is discussed for hard switching fault (HSF) and fault under load (FUL). In [20], the gate oscillation of parallel connected Si and SiC MOSFETs during the turn-off under a SC fault is investigated. It is pointed that the gate oscillation between parallel connected transistors could reshape the unbalance of current sharing or even cause a false turn-on.…”
Section: Introductionmentioning
confidence: 99%
“…In [19], the effect of parameters such as gate resistance and common source inductance over current sharing of parallel connected IGBTs is discussed for hard switching fault (HSF) and fault under load (FUL). In [20], the gate oscillation of parallel connected Si and SiC MOSFETs during the turn-off under a SC fault is investigated. It is pointed that the gate oscillation between parallel connected transistors could reshape the unbalance of current sharing or even cause a false turn-on.…”
Section: Introductionmentioning
confidence: 99%