2018
DOI: 10.3233/jifs-169434
|View full text |Cite
|
Sign up to set email alerts
|

On-chip face recognition system design with memristive Hierarchical Temporal Memory

Abstract: Hierarchical Temporal Memory is a new machine learning algorithm intended to mimic the working principle of neocortex, part of the human brain, which is responsible for learning, classification, and making predictions. Although many works illustrate its effectiveness as a software algorithm, hardware design for HTM remains an open research problem. Hence, this work proposes an architecture for HTM Spatial Pooler and Temporal Memory with learning mechanism, which creates a single image for each class based on i… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1
1
1
1

Citation Types

0
20
0

Year Published

2018
2018
2021
2021

Publication Types

Select...
4
4

Relationship

3
5

Authors

Journals

citations
Cited by 22 publications
(23 citation statements)
references
References 15 publications
(27 reference statements)
0
20
0
Order By: Relevance
“…Recent research illustrated the modified implementation of the analog HTM SP and analog hardware design of the HTM TM [12]. Comparing to the previous works [10], [11], [25], the modified HTM SP analog circuit level implementation is more scalable and introduces randomization process, which is more accurate and closer to the original HTM SP algorithm. The overall modified HTM SP architecture is illustrated in Fig.…”
Section: ) Memristor Logic Circuit For Analog Sp and Analog Tmmentioning
confidence: 99%
See 2 more Smart Citations
“…Recent research illustrated the modified implementation of the analog HTM SP and analog hardware design of the HTM TM [12]. Comparing to the previous works [10], [11], [25], the modified HTM SP analog circuit level implementation is more scalable and introduces randomization process, which is more accurate and closer to the original HTM SP algorithm. The overall modified HTM SP architecture is illustrated in Fig.…”
Section: ) Memristor Logic Circuit For Analog Sp and Analog Tmmentioning
confidence: 99%
“…3) Memristive HTM System: The analog implementation of the overall HTM system for face recognition is proposed in [25]. The system involves the input data controller, HTM SP, HTM TM, output data controller and pattern matcher.…”
Section: A Mixed-signal Htm Implementationmentioning
confidence: 99%
See 1 more Smart Citation
“…The system is tested for face with AR database and speech recognition with TIMIT database, achieving the accuracy of 87% and 95%, respectively. There are several other HTM related works that propose different variations of hardware for memristive HTM [129], [130]. [86], [131], speech recognition (95%) [8], handwritten digits recognition (95%) [87] Partially scalable Implementation of full system performance, implementation of the exact algorithm for HTM SP and HTM TM, implementation of sequence learning in HTM TM Improvement of CMOS components to ensure scalability…”
Section: )mentioning
confidence: 99%
“…The other learning architecture, where the proposed circuit can be used is HTM. There are several hardware implementations proposed for the HTM SP and HTM TM [62], [39], [40]. However, the learning stage of the HTM SP has not been implemented on hardware yet.…”
Section: B Hierarchical Temporal Memorymentioning
confidence: 99%