2016
DOI: 10.5573/jsts.2016.16.1.023
|View full text |Cite
|
Sign up to set email alerts
|

Low-Power Write-Circuit with Status-Detection for STT-MRAM

Abstract: Abstract-We report a STT-MRAM write-scheme, in which the length of the write-pulse is determined dynamically by sensing the status of MTJ cells. The proposed scheme can reduce the power consumption by eliminating unnecessary writing current after the switching has occurred. We also propose a reference cell design, which is optimized for the use in writecircuits. The performance of the proposed circuit was verified by SPICE level simulations of the circuit implemented in a 0.13 μm CMOS process.

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2018
2018
2022
2022

Publication Types

Select...
3
1

Relationship

0
4

Authors

Journals

citations
Cited by 4 publications
references
References 14 publications
(29 reference statements)
0
0
0
Order By: Relevance