2014 IEEE International Symposium on Circuits and Systems (ISCAS) 2014
DOI: 10.1109/iscas.2014.6865442
|View full text |Cite
|
Sign up to set email alerts
|

Image processing using approximate datapath units

Abstract: In this work, we present approximate adders and multipliers to reduce data-path complexity of specialized hardware for various image processing systems. These approximate circuits have a lower area, latency and power consumption compared to their accurate counterparts and produce fairly accurate results. We build upon the work on approximate adders and multipliers presented in [23] and [24]. First, we show how choice of algorithm and parallel adder design can be used to implement 2D Discrete Cosine Transform (… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2018
2018
2022
2022

Publication Types

Select...
3
2
1

Relationship

0
6

Authors

Journals

citations
Cited by 7 publications
(1 citation statement)
references
References 24 publications
(72 reference statements)
0
1
0
Order By: Relevance
“…Due to this, a lter design centred on a scienti c probability model is used to minimize the noisy data. This mathematical model, computation error tolerance, has been used to exchange precision for energy consumption [3].…”
Section: Introductionmentioning
confidence: 99%
“…Due to this, a lter design centred on a scienti c probability model is used to minimize the noisy data. This mathematical model, computation error tolerance, has been used to exchange precision for energy consumption [3].…”
Section: Introductionmentioning
confidence: 99%