2013 IEEE 21st Annual International Symposium on Field-Programmable Custom Computing Machines 2013
DOI: 10.1109/fccm.2013.32
|View full text |Cite
|
Sign up to set email alerts
|

High Speed Video Processing Using Fine-Grained Processing on FPGA Platform

Abstract: This summary paper 1 proposes an FPGA-based array processor which performs Laplacian filtering on a 40 by 40 pixel grayscale video. The architecture comprises of bitserial pixel processors interconnected to give a two-dimensional mesh array. This architecture features the novel use of partial reconfiguration which transfers data to and fro the array. Each processor occupies a configurable logic block and achieves a target frame rate of 10000 frames per second, at an operating frequency of 0.31 MHz on the Virte… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2014
2014
2019
2019

Publication Types

Select...
2
2

Relationship

0
4

Authors

Journals

citations
Cited by 4 publications
references
References 12 publications
0
0
0
Order By: Relevance