2016
DOI: 10.1088/1674-4926/37/3/035001
|View full text |Cite
|
Sign up to set email alerts
|

High performance 14-bit pipelined redundant signed digit ADC

Abstract: A novel architecture of a pipelined redundant-signed-digit analog to digital converter (RSD-ADC) is presented featuring a high signal to noise ratio (SNR), spurious free dynamic range (SFDR) and signal to noise plus distortion (SNDR) with efficient background correction logic. The proposed ADC architecture shows high accuracy with a high speed circuit and efficient utilization of the hardware. This paper demonstrates the functionality of the digital correction logic of 14-bit pipelined ADC at each 1.5 bit/stag… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
1
0

Year Published

2017
2017
2017
2017

Publication Types

Select...
1

Relationship

1
0

Authors

Journals

citations
Cited by 1 publication
(1 citation statement)
references
References 15 publications
0
1
0
Order By: Relevance
“…ant for decidin nge the residu [8][9][10][11][12][13][14][15][16][17][18][19][20]. Because match.The effe Figure 3 of an ideal tr Since an op-a on-idealities o …”
mentioning
confidence: 99%
“…ant for decidin nge the residu [8][9][10][11][12][13][14][15][16][17][18][19][20]. Because match.The effe Figure 3 of an ideal tr Since an op-a on-idealities o …”
mentioning
confidence: 99%