2014 12th International Conference on Signal Processing (ICSP) 2014
DOI: 10.1109/icosp.2014.7015253
|View full text |Cite
|
Sign up to set email alerts
|

Dual port ram based layered decoding for Multi Rate Quasi-Cyclic LDPC codes

Abstract: This paper presents a generic RAM based FPGA architecture for decoding of Multi Rate Quasi-Cycling LDPC codes. RAM based decoding enables us to reduce permutation networks into simple address controllers. Moreover, utilizing Block RAMs with various aspect ratios in an FPGA provides flexibility ranging from area driven compact designs to fully parallelized high throughput designs. Utilizing the read-first property of the RAMs, the proposed design efficiently exploits the dual port Block RAM resources by accessi… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
1

Citation Types

0
1
0

Year Published

2015
2015
2022
2022

Publication Types

Select...
1
1

Relationship

0
2

Authors

Journals

citations
Cited by 2 publications
(1 citation statement)
references
References 26 publications
0
1
0
Order By: Relevance
“…Broulim et al [151] and Balatsouka-Stimming et al [152] offer an implementation of MIN-SUM with full parallel decoding. In the case of BP, full parallel decoding is proposed in the works of Li et al [153], Yesil et al [154] and Yen et al [155]. Other MIN-SUM implementations in which semi-parallel decoding is proposed are [156]- [158], while for BP case there is the proposal of [159].…”
Section: A Ldpcmentioning
confidence: 99%
“…Broulim et al [151] and Balatsouka-Stimming et al [152] offer an implementation of MIN-SUM with full parallel decoding. In the case of BP, full parallel decoding is proposed in the works of Li et al [153], Yesil et al [154] and Yen et al [155]. Other MIN-SUM implementations in which semi-parallel decoding is proposed are [156]- [158], while for BP case there is the proposal of [159].…”
Section: A Ldpcmentioning
confidence: 99%