2012
DOI: 10.1109/tim.2012.2196390
|View full text |Cite
|
Sign up to set email alerts
|

Diagnosis of Local Spot Defects in Analog Circuits

Abstract: International audienceWe present a method for diagnosing local spot defects in analog circuits. The method aims to identify a subset of defects that are likely to have occurred and suggests to give them priority in a classical failure analysis. For this purpose, the method relies on a combination of multiclass classifiers that are trained using data from fault simulation. The method is demonstrated on an industrial large-scale case study. The device under consideration is a controller area network transceiver … Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
4
1

Citation Types

0
32
0
2

Year Published

2012
2012
2022
2022

Publication Types

Select...
6
2

Relationship

0
8

Authors

Journals

citations
Cited by 50 publications
(46 citation statements)
references
References 32 publications
0
32
0
2
Order By: Relevance
“…The measurement accuracy and the constants of the computation Fig. 7 A rail-to-rail input buffer The results of various multiple soft fault diagnoses are summarized in Tables 6,7,8,9. They comprise three sets of the simultaneous variations of all the channel lengths in NMOS transistors (Table 6), in PMOS transistors (Table 7), and three sets of the simultaneous variations of all the oxide thicknesses in NMOS transistors (Table 8) and the PMOS transistors (Table 9).…”
Section: Numerical Examplesmentioning
confidence: 99%
See 1 more Smart Citation
“…The measurement accuracy and the constants of the computation Fig. 7 A rail-to-rail input buffer The results of various multiple soft fault diagnoses are summarized in Tables 6,7,8,9. They comprise three sets of the simultaneous variations of all the channel lengths in NMOS transistors (Table 6), in PMOS transistors (Table 7), and three sets of the simultaneous variations of all the oxide thicknesses in NMOS transistors (Table 8) and the PMOS transistors (Table 9).…”
Section: Numerical Examplesmentioning
confidence: 99%
“…If a fault is open circuit or short circuit, it is called hard or catastrophic. In integrated circuits physical imperfections, such as near-opens or near-shorts may occur as spot defects [7,10,21,22]. The methods dedicated to soft fault diagnosis usually exploit the simulation after test approach, where circuit simulations take place after any testing.…”
Section: Introductionmentioning
confidence: 99%
“…If a faulty parameter drifts from its tolerance range, but does not lead to some topological changes, the fault is said to be the soft or parametric one. Most physical failures (80-90)% in integrated circuits are opens and shorts [9][10]21]. In both CMOS and BJT circuits (70-80)% of failures are shorts and (10-20)% opens.…”
Section: Introductionmentioning
confidence: 99%
“…Though this algorithm can be used for medium and large networks also, it is very costly. Huang et al [7] have given a method to diagnose the local spot defects in analog circuit. This method is based on the combination of multiclass classifiers that are trained using data from fault simulation.…”
Section: Introductionmentioning
confidence: 99%