2021
DOI: 10.1002/cta.3011
|View full text |Cite
|
Sign up to set email alerts
|

Development of a cost‐effective circuit hardware architecture for brushless direct current motor driver

Abstract: SummaryA dual‐duty digital pulse‐width modulation (DDPWM) technique‐based cost‐effective control hardware architecture for brushless DC (BLDC) motor drive is reported in this paper. DDPWM control technique involves reduced computational complexity, which is beneficial in on‐chip area and power dissipation reduction. Simple Hall sensor‐based speed calculation and commutation circuits were also incorporated in the hardware to reduce the chip area further. The edge detection‐based speed calculation circuit was de… Show more

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...

Citation Types

0
0
0

Year Published

2023
2023
2024
2024

Publication Types

Select...
3

Relationship

0
3

Authors

Journals

citations
Cited by 3 publications
references
References 44 publications
0
0
0
Order By: Relevance