Proceedings of Technical Papers. International Symposium on VLSI Technology, Systems, and Applications
DOI: 10.1109/vtsa.1997.614767
|View full text |Cite
|
Sign up to set email alerts
|

Design Strategy Of Mlscr Devices For Sub-micron Cmos Technology

Help me understand this report

Search citation statements

Order By: Relevance

Paper Sections

Select...
5

Citation Types

0
7
0

Publication Types

Select...
6
1

Relationship

0
7

Authors

Journals

citations
Cited by 7 publications
(7 citation statements)
references
References 5 publications
0
7
0
Order By: Relevance
“…Now many improved SCR devices with better performance are being researched to replace traditional SCR devices. An improved basic structure is the modified lateral siliconcontrolled rectifier (MLSCR), which introduces heavily doping N+ or P+ regions at the NW/PW interface to reduce the trigger voltage [11]. Based on MLSCR structure, an effective way to reduce the trigger voltage is the MLSCR embedded a PESD region in [12], and the trigger voltage can reach a minimum of 7 V, but it is not low enough for low voltage applications.…”
Section: Introductionmentioning
confidence: 99%
“…Now many improved SCR devices with better performance are being researched to replace traditional SCR devices. An improved basic structure is the modified lateral siliconcontrolled rectifier (MLSCR), which introduces heavily doping N+ or P+ regions at the NW/PW interface to reduce the trigger voltage [11]. Based on MLSCR structure, an effective way to reduce the trigger voltage is the MLSCR embedded a PESD region in [12], and the trigger voltage can reach a minimum of 7 V, but it is not low enough for low voltage applications.…”
Section: Introductionmentioning
confidence: 99%
“…However, the conventional LSCR shows a deep snap-back in its I-V characteristic, which violates the ESD design window of most IC processes. Improved designs have been constantly proposed to enable SCR structure to be applied in practical projects [ 5 , 6 ], such as the modified lateral SCR (MLSCR) [ 7 , 8 ] and the diodes-string-triggered SCR (DTSCR) [ 9 , 10 , 11 , 12 , 13 , 14 ]. As such, the DTSCR is particularly well-suited for lower voltage domain with benefit from its lower and adjustable trigger voltage [ 9 ].…”
Section: Introductionmentioning
confidence: 99%
“…But the SCR typically has a high trigger voltage (V t1 ) which exceeds the gate oxide breakdown voltage of the input stage in nanoscale CMOS technology. To reduce the V t1 of SCR, the modified lateral SCR (MLSCR) was reported for input ESD protection by inserting heavily doped n + or p + regions across the boundary of n-well and p-well [3,4]. But the trigger voltage of the MLSCR is still greater than the breakdown voltages of output transistors in the CMOS output buffer.…”
Section: Introductionmentioning
confidence: 99%